





# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES

# TOPICWISE: COMPUTER ORGANIZATION AND ARCHITECTURE-1 (GATE - 2019) - REPORTS

OVERALL ANALYSIS COMPARISON REPORT SOLUTION REPORT

INCORRECT(5)

Q. 1

**ALL(17)** 

CORRECT(7)

In a register / memory type CPU, the instruction lengths are typically variable. This presents a problem when a "PC" of the CPU is incremented during the fetch-execute cycle. Which of the following statement is true with regard to PC incrementing?

SKIPPED(5)

Α

PC is incremented by the largest possible fixed value irrespective of the variability.

В

Increment value is known when the current instruction is decoded within the IR.

Your answer is **Correct** 

Solution:

(b)

Increment value is known when the current instruction is decoded within the IR.

С

Increment value is known when the current instruction has completed execution.

D

The binary loader overcomes the problem by positioning instructions at word boundaries so that PC can be incremented by a constant amount.

QUESTION ANALYTICS

Q. 2

Match List-I (programming terms) with List-II (addressing modes) and select the correct answer using the codes given below the lists:

List-I

A. Constant

B. Structure

C. Global variable

L

List-II

- 1. Index addressing mode
- Immediate addressing mode
- 3. Register addressing mode

Codes:

A B C

(a) 1 3 2

(b) 2 1 3

(c) 3 2 1 (d) 2 3 1

Solution Video Have any Doubt ?

a

В

b

Your answer is **Correct** 

Solution:







# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES C c D d QUESTION ANALYTICS

#### Q. 3

A Program consists of four major types of instructions. The instruction mix and the CPI for each instruction type are given below:

|    | Instruction Type                 | CPI | Instruction Mix |
|----|----------------------------------|-----|-----------------|
| 1. | ALU                              | 1   | 60%             |
| 2. | Load/Store with cache hit        | 2   | 18%             |
| 3. | Branch                           | 4   | 12%             |
| 4. | Memory reference with cache miss | 8   | 10%             |

If the clock frequency of the processor is 400 MHz. What is the avg CPI of the processor?

Solution Video Have any Doubt ? ☐

A 2.24

Your answer is Correct

Solution:

(a)

Avg CPI = 
$$\Sigma(IC_i \times CPI_i)$$
  
=  $(0.6 \times 1) + (0.18 \times 2) + (0.12 \times 4) + (0.1 \times 8)$   
=  $2.24$ 

B 3.24

C

2.5

D

2.4

QUESTION ANALYTICS

## Q. 4

A computer system that used memory mapped IO configuration, has a 32-bit address space. Address with 1's in the three MSB refer to devices. What is the maximum amount of memory address and I/O port address that can be referenced in such a system respectively?

FAQ Solution Video Have any Doubt?

A 7 × 2<sup>30</sup> and 1 × 2<sup>30</sup>

 $1 \times 2^{30}$  and  $7 \times 2^{30}$ 

7 × 2<sup>29</sup> and 1 × 2<sup>29</sup>

Your answer is Correct







# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES Similarly, since 111 are reserved hence rest of / combinations represent memory location to 110). So, the total memory address space will be  $7 \times 2^{29}$ .

 $8 \times 2^{32}$  and  $1 \times 2^{32}$ 

QUESTION ANALYTICS

## Q. 5

Consider the 2 GHz clock frequency processor used execute the following program segment.

| Instruction                             | Meaning                            | Size (in words) |
|-----------------------------------------|------------------------------------|-----------------|
| I <sub>1</sub> : MOV <u>r</u> 0, (3000) | r 0 ← m[[3000]]                    | 2               |
| I <sub>2</sub> : MOV r 1, [2000]        | $r 1 \leftarrow m[2000]$           | 1               |
| I3: ADD r 0, r 1                        | $r 0 \leftarrow r 0 + r 1$         | 1               |
| $I_4$ : MUL $r$ 0, $r$ 1                | $rD \leftarrow r \ 0 \times r \ 1$ | 1               |
| I <sub>5</sub> : Mov (3000), r 0        | $m[[3000]] \leftarrow r 0$         | 2               |
| I <sub>6</sub> : Halt                   | Machine halts                      | 1               |

Assume the 3 clock cycles required for Register to/from memory transfer, 1 clock cycle for ADD with both operands in register, 2 clock cycle MUL with both operands in register, 3 clock cycles per word for instruction fetch and decode. What is the total time required to complete the program execution (in ns)?

FAQ Solution Video Have any Doubt?

A 12

Your answer is Wrong

В 15

С

18

**Correct Option** 

Solution:

(c)

| Instruction                      | Size<br>(in words) | Number of<br>Clock Cycles |
|----------------------------------|--------------------|---------------------------|
| I <sub>1</sub> : MOV r 0, (3000) | 2                  | $3 \times 2 + 3 = 9$      |
| I <sub>2</sub> : MOV r 1, [2000] | 1                  | $3 \times 1 + 3 = 6$      |
| I <sub>3</sub> : ADD r 0, r 1    | 1                  | $3\times 1+1=4$           |
| I <sub>4</sub> : MUL r 0, r 1    | 1                  | $3 \times 1 + 2 = 5$      |
| I <sub>5</sub> : Mov (3000), r 0 | 2                  | $3 \times 2 + 3 = 9$      |
| I₀: Halt                         | 1                  | $3 \times 1 + 0 = 3$      |
|                                  |                    | Total = 36                |

Total time = 36 cycles × 0.5 ns

= 18 ns

D

25

QUESTION ANALYTICS

# Q. 6

A system employs 10 stage instruction pipeline in which 5% instruction results in data dependency, 10% instruction results in control dependency, 2% instructions results in structural dependency. 10% instructions are exposed to data and control dependencies. If the penalty for structural dependency is 1 clock and the penalty for control dependency and data dependency are 3 clocks and 2 clocks respectively. The average instruction time is





**Correct Option** 



# Ashima Garg

Course: GATE

Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS
MY PROFILE



REPORTS



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES 1.フム

# Solution:

1.92

$$\begin{array}{l} T_{\rm avg} = (1 + {\rm number~of~stalls/instruction}) \ {\rm cycle~time} \\ T_{\rm avg} = 1 + (5\% \times 2) + (10\% \times 3) + (2\% \times 1) + (10\% \times 5) \end{array}$$

= 1 + 0.92 = 1.92 cycles

Your Answer is .92

QUESTION ANALYTICS

## Q. 7

The CPU supports the following instructions

LOAD  $R_1, R_2$  (100);  $R_2 \leftarrow [R_2 + 100]$ 

ADD  $R_1$ ,  $R_2$ ;  $R_1 \leftarrow R_1 + R_2$ 

SUB  $R_2, R_1; R_2 \leftarrow R_2 - R_1$ 

STORE  $R_1$  (100),  $R_2$ ;  $[R_1+100] \leftarrow R_2$ 

4 stage pipeline is used to execute the above instructions i.e., Fetch, Decode, Execute and Write Back. Let all instructions consume 1 clock each for fetch, decode and write operations. Execution require 3 clocks for memory related operation and 1 clock is for other instructions. The minimum number of clocks needed with operand forwarding is \_\_\_\_\_\_.

FAQ Solution Video Have any Doubt?

11

**Correct Option** 

# Solution:

11

|                      | CC <sub>1</sub> | CC <sub>2</sub> | CC <sub>3</sub> | CC <sub>4</sub> | CC <sub>5</sub>    | CC <sub>6</sub>    | CC <sub>7</sub> | CC <sub>8</sub> | CC <sub>9</sub> | CC <sub>10</sub> | CC <sub>11</sub> |
|----------------------|-----------------|-----------------|-----------------|-----------------|--------------------|--------------------|-----------------|-----------------|-----------------|------------------|------------------|
| $I_1\\I_2\\I_3\\I_4$ | F               | D<br>F          | E<br>D<br>F     | E<br>///<br>/// | E @<br>///0<br>/// | W<br>Eq<br>DO<br>F | W<br>Eq<br>D0   | W<br>E          | E               | E                | W                |

Minimum clock cycles = 11[CC = Clock cycle]

QUESTION ANALYTICS

# Q. 8

Consider the byte addressable memory unit of a computer has 256 K words of 32 bit each. The computer has an instruction format with 4 fields:

- 1. An opcode field.
- 2. A mode field specify 1 of 7 addressing modes.
- 3. A register address field to specify 1 of 60 registers.
- 4. A memory address field.

If an instruction is 32 bits long then the number of different instructions possible are \_

Solution Video | Have any Doubt ? |

8

**Correct Option** 

## Solution:

8

Instruction format:







# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



BUY PACKAGE



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES QUESTION ANALYTICS

## Q. 9

To execute an instruction by a 32-bit machine the following steps are carried out: Fetch, Decode, Execution, Memory access and Store, each of which takes 1 clock period. In a pipelined execution of a 5-step task, a new instruction is read and it takes 1 ns. If there are 100 instructions in sequence, then the speedup ratio of pipe line processing system over an equivalent non pipeline processing system is \_\_\_\_\_\_.

FAQ Solution Video Have any Doubt?

4.8

**Correct Option** 

Solution:

4.8

$$t_n = 5 \text{ ns}$$
 $t_p = 1 \text{ ns}$ 
 $K = 5, n = 100$ 

$$S = \frac{n \cdot t_n}{(K + n - 1)t_p}$$

$$S = \frac{100 \times 5 \text{ ns}}{(5 + 100 - 1)1 \text{ ns}}$$
500

Your Answer is 20.8

QUESTION ANALYTICS

S = 4.8

# Q. 10

Suppose that a task makes extensive use of floating point operations with 40% of the time is consumed by floating point operations with a new hardware design. If the floating point module is speeded up by a factor of 4. What is the overall speedup?

FAQ Solution Video Have any Doubt?

Α

0.7

B 1.42

**Correct Option** 

Solution:

(b)

By using Amdhal's law:

$$s = 4; f = 40\%$$

$$s_{\text{overall}} = \left[ \left( 1 - f \right) + \frac{f}{s} \right]^{-1}$$

Here f is most frequency used operation frequency and s is speed up factor.

$$s_{\text{overall}} = \left[ (1 - 0.4) + \frac{0.4}{4} \right]^{-1}$$
  
=  $[0.6 + 0.1]^{-1}$   
=  $1.42$ 







# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES Q. 11

Consider the following statements.
S1: The RISC processor has CPI 1.
S2: In horizontal instruction control signals are in encoded form.
S3: In vertical instruction control signals are in encoded form.
S4: In terms of speed vertical instruction is slower than horizontal instruction.
Which of the above statements are true?

FAQ Solution Video Have any Doubt?

A
Only S1, and S2

С

Only S1, S3 and S4

Your answer is Correct

### Solution:

(c)

S1 is true property of RISC architecture.

S2 is false, horizontal instruction control signals are in decoded form.

S3 is true, vertical instruction control signals are in encoded form.

S4 speed of vertical instruction is less than horizontal instruction.

[Encoded control signals need to be decoded first and then they are interpreted]

D

None of the above

QUESTION ANALYTICS

## Q. 12

Consider a hypothetical CPU which supports 16 bit instruction, 64 registers and 1 KB memory space. If there exist 12 2-address instruction which uses register reference and 12 1-address memory reference instructions how many 0-address instructions are possible?

Solution Video Have any Doubt?

P

1024

B 4096

**Correct Option** 

# Solution:

(b)

16 bit

1. opcode register register

4 bit 6 bit 6 bit

- Number of 2-address instruction = 2<sup>4</sup> = 16
- 3. Number of free opcodes = (16 12) = 4
- 4. Number of 1-address memory reference instruction

16 bit







# Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES



## Q. 13

C 4

(c)

Solution:

Consider the evaluation of following expression tree on a machine in which memory can be accessed only through load and store instructions. The variable *p*, *q*, *r*, *s*, *t* and *u* are initially stored in memory. The binary operators used in the tree can be evaluated by the machine only when all operands are in register. The instruction produce result only in a register.



What is the minimum number of registers needed to evaluate the expression if, no intermediate results can be stored in memory?



Correct Option

Load  $r_0$ , pLoad  $r_1$ , qMUL  $r_0$ ,  $r_1$  [store result in  $r_0$ ]
Load  $r_1$ , tLoad  $r_2$ , uADD  $r_0$ ,  $r_1$  [store result in  $r_0$ ]
SUB  $r_1$ ,  $r_2$  [store result in  $r_1$ ]
Load  $r_2$ , rLoad  $r_3$ , rMUL  $r_2$ ,  $r_3$  [store result in  $r_2$ ]

MUL  $r_2$ ,  $r_3$  [store result in  $r_2$ ]

MUL  $r_1$ ,  $r_2$  [store result in  $r_1$ ]

ADD  $r_0$ ,  $r_1$  [store result in  $r_0$ ]

So, 4 registers are required.







# Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

**QUESTION ANALYTICS** 

## Q. 14

Assume that the control word is 32 bit wide. The micro-instruction format is divided into 3 fields. A micro operation field of 14 bits specifies the micro-operations to be performed. An address selection field specifies a condition based on flags and control memory address field. There are 16 flags. How many bits are in address selection field, address field and the size of control memory in words respectively?

Solution Video Have any Doubt?

14 bits, 4 bits and 16384 C-Words

Your answer is Correct

### Solution:

Control word structure:



Control memory size = 214 control words = 16384 control word

14 bits, 4 bits and 8192 C-Words

12 bits, 4 bits and 16384 C-Words

12 bits, 4 bits and 16384 C-Words

**QUESTION ANALYTICS** 

## Q. 15

Consider a processor uses 2 byte instruction format. Processor has 32 registers and support upto 2-address instruction. If processor support 128 1-address instructions then number of 2-address instructions are

FAQ Solution Video Have any Doubt?

60

**Correct Option** 

# Solution:

Instruction format:



So, total number of 2 address instructions =  $2^6 = 64$ Given that number of 1-address instruction = 128

We know that maximum number of 1-address instruction

$$(2^6 - x) \times 2^5 = 128$$

$$[2^6 - x] = 2^{7-5}$$

$$[2^6 - x] = 2^2$$







Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

**QUESTION ANALYTICS** 

#### Q. 16

Consider a hypothetical control unit that supports 5 groups of mutually exclusive control signals. Also assume that group 1 & group 2 are using horizontal micro-programming whereas group-3, 4 and 5 are using vertical micro-programming. The total number of bits used for control words are \_

| Groups          | $G_1$ | $G_2$ | G <sub>3</sub> | $G_4$ | G <sub>5</sub> |
|-----------------|-------|-------|----------------|-------|----------------|
| Control signals | 43    | 29    | 76             | 130   | 100            |

Solution Video Have any Doubt?

94

Your answer is Correct94

#### Solution:

94

Group-1 and 2 are using horizontal micro-programming,

Hence, total bits are:

$$43 + 29 = 72$$

Group-3, 4 and 5 are using vertical micro-programming, Hence, total bits are:

$$\lceil \log_2 76 \rceil + \lceil \log_2 130 \rceil + \lceil \log_2 100 \rceil = 7 + 8 + 7 = 22$$
  
Total bits for control word = 72 + 22 = 94 bits

**QUESTION ANALYTICS** 

# Q. 17

The instruction pipeline of RISC processor has 200 instructions in which 100 are performing addition, 25 performing division and 75 are performing multiplications, where Excution state for addition take 1 clock cycle, multiplication take 3 clock cycles and division take 5 clock cycles. Assume pipeline has 5 stages IF, ID, EX, MA and WB and their is no data and control hazard. The number of clock cycles required for execution of sequence of instructions are \_\_\_\_

FAQ Solution Video See your Answers

554

**Correct Option** 

## Solution:

554

Given, total number of instructions = 200

Total number of processes,  $n = 200 + (25 \times 2) + (75 \times 4)$ 

= 550

Total number of clock cycles = (k + n - 1) cycles = (5 + 550 - 1) cycles = 554

Your Answer is 22.5

**QUESTION ANALYTICS**